Documenti di Didattica
Documenti di Professioni
Documenti di Cultura
In this section of our studies, were going to revisit the basic FET amplifier
configurations but with an additional twist. The basic configurations are
the same as we investigated in Section J6 of the WebCT notes, with the
similarities and differences as noted in the table below:
Then
Now
External capacitors
Non-ideal (keep in
(bypass & coupling) Ideal (short for ac)
small signal circuit)
Transistor output
Very large
OK, well
resistance, ro
may usually be ignored keep this one
Input and output
Resistances
Impedances
characteristics
(Rin, Rout)
(Zin, Zout)
FET Approximations iG=0, so iSiD
OK, unless otherwise
noted
Just like we did for the BJT configurations, were going to start by looking at
each of the basic amplifier stages in terms of analysis and finish with
strategies for designing for a specific low frequency characteristic. All
amplifiers are presented as capacitive-coupled to stages that may occur
before and after. Recall that this is the easiest way to ensure dc isolation,
but may not be feasible in certain circumstances or under certain conditions.
Note: in the circuits that follow, the actual signal source (vS) and its
associated source resistance (RSource) have been included. Previously, we
knew that this source and resistance was there but we just started our
investigations with the input to the transistor (vin). This should not cause too
much heartburn the analysis process is the same and the relationship
between vS and vin is a voltage divider. Since weve already got an RS in FET
circuits (in the source leg), dont get confused between the source of the
transistor itself and the resistance associated with the signal source (shown
as R). Sorry, I know its confusing!
Low Frequency Response of the Common-Source Amplifier
To facilitate the analysis of the FET amplifier configurations, the most
complicated configuration is addressed first. This will allow us to determine
all time constants and the analysis of the simpler configurations will involve
the elimination of appropriate terms. Also recall that JFET and MOSFET
circuits are analyzed in the same way this also holds here in that the time
constants do not depend on the type of FET.
1
RCS = RS2 RS1 +
gm
Note that, just as for the case of the common-emitter amplifier, the bypass
capacitor introduces a zero at ( ZCS = 1 ZCS = 1 C S RS ) . The coupling
capacitors each introduce a zero at zero frequency.
The time constants for the CS amplifier are therefore defined by
CG = C G RCG ;
CD = C D RCD ;
CS = C S RCS ,
L P CG + PCD + PCS =
=
CG
CD
1
1
+
+
C G (R + RG ) C D (RD + RL )
CS
1
1
1
+
+
C G RCG C D RCD C S RCS
1
1
C S RS2 || RS1 +
gm
L P 1 + P22 + L 2( Z2 1 + Z2 2 + L)
2
The midband voltage gain for the common-source amplifier, where only part
of the source resistance is bypassed, is given by
Avmidband
(RD || RL ) Rin
=
RS1 + 1 g R + Rin
m
g m (RD || RL ) RG
=
1 + g m RS1 R + RG
RCS = RL +
RS
.
1 + g m RS
Note that this equivalent resistance is not directly observable from the
above figure. Instead, the Thevenin voltage and current are defined, with
the equivalent resistance being equal to the Thevenin resistance.
Design for a Given Frequency Characteristic
Designing an FET amplifier for a specified low frequency response is as
outlined in Section H3 for BJT amplifiers and is reproduced following:
Approach 1: If the poles can be separated by at least a decade, we let
one dominant pole produce the entire 3dB drop. This is similar to the case
of a single pole, since there is virtually no interaction between the two. As
the frequency goes to zero, the dominant pole (at the higher frequency)
will define the corner frequency before the second pole begins to take
effect.
Approach 2: If the input and output resistances are approximately
equal, we set the two pole frequencies to be equal; i.e., we have a
double pole. This means that each pole contributes evenly at the break
point or, equivalently, that each pole contributes a 1.5dB drop so that the
total decrease will be 3dB at the desired corner frequency. For example, a
normalized voltage gain expression with each pole at frequency P, is
given by
s
Av (s)
s2
=
=
Avmidband
(s + P )2
s + P
= 0
j
=
j + P
=
= 0
02
+
2
0
2
P
1
2
Solving for the frequency of the double pole in terms of the specified
corner frequency, we get
P =
0
1.55
(Equation 10.14)
Note that the actual frequency of the double pole is below the specified
design corner frequency. This is to be expected, since the poles are
interacting if each had been located at 0, there would have been a 6dB
drop instead of the 3dB desired.
Approach 3: The first two approaches achieved the desired corner
frequency by controlling pole placement. In contrast, this method chooses
equal capacitor values, a technique that will allow for interchanging of
components. Again restricting ourselves to a two-pole system with pole
frequencies P1 and P2, we set the expression for the normalized gain
magnitude equal to 0.707 ( = 1 2 ) at the specified corner frequency, 0:
Av (s)
Avmidband
=0
( j)2
=
=
( j + P1 )( j + P 2 ) =
0
02
+
2
0
2
P1
+
2
0
=
2
P2
1
2
0 = P21 + P22 .